# Application Note

www.DataSheet4U.com

# **BIT3193**

# High Performance PWM Controller

Version 1.0

Notice

Information contained in this document is believed to be accurate and reliable and subject to change without notice.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Beyond Innovation Technology Co., Ltd.

The information presented in this document does not form part of any quotation or contract. BiTEK is not liable for any consequence of the usage and/or application of the information contained therein. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

碩颉科技 This product is not designed for use in life support appliances, devices, or systems where malfunction of this product can reasonably be expected to result in personal injury. BiTEK customers dusing or selling this product for use in such applications shall do so at their own risk and agree to fully indemnify BiTEK for any damage resulting from such improper use or sale.

page i of 14

BiT

DCC CONTROLLED

### Contents

| 1.       | Introdu                                                                          | Introduction1                                                  |                                       |  |
|----------|----------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------|--|
| 2.       | BIT3193 functional description                                                   |                                                                |                                       |  |
|          | 2.1.                                                                             | INN and CMP                                                    | 2                                     |  |
|          | 2.2.                                                                             | Clock and ramp wave generator                                  |                                       |  |
|          | 2.3.                                                                             | LOAD Resistor vs. CTOSC Frequency                              |                                       |  |
|          | 2.4.                                                                             | Timing diagram                                                 | 4                                     |  |
|          | 2.5.                                                                             | ISEN and Timer                                                 | 5                                     |  |
| taSheet4 | U.com<br><b>2.6.</b>                                                             | Low frequency PWMOUT                                           | 6                                     |  |
|          | 2.7.                                                                             | BIT3193 initial status                                         | 8                                     |  |
|          | 2.8.                                                                             | Over voltage clamping                                          |                                       |  |
|          | 2.9.                                                                             | Output driving circuit                                         |                                       |  |
| 3.       | Referenced external circuit design                                               |                                                                |                                       |  |
|          | 3.1.                                                                             | Feedback scheme                                                |                                       |  |
|          | 3.2.                                                                             | ISEN protection circuit                                        |                                       |  |
|          | 3.3.                                                                             | CLAMP protection circuit                                       |                                       |  |
| <b>L</b> | ist of F                                                                         | Figures                                                        |                                       |  |
|          | Fig                                                                              | . 1 BIT3193 block diagram                                      | 2                                     |  |
|          | Fig. 2 Error amplifier and modulation                                            |                                                                |                                       |  |
|          | Fig.                                                                             | . 3 The schematic of ramp wave generator                       |                                       |  |
|          | Fig.                                                                             | 4 The relationship of CTOSC and frequency                      |                                       |  |
|          | Fig                                                                              | . 5 Connected a resistor in LOAD pin                           | 4                                     |  |
|          | Fig                                                                              | . 6 LOAD resistor vs. CTOS <mark>C frequenc</mark> y deviation | 4                                     |  |
|          | Fig.                                                                             | 7 BIT3193 Modulation technique                                 |                                       |  |
|          | Fig.                                                                             | 8 ISEN and TIMER                                               |                                       |  |
|          | Fig.                                                                             | 9 Delay time of ISEN                                           |                                       |  |
|          | Fig.                                                                             | 10 The schematic associated with TIMER and ISEN                |                                       |  |
|          | Fig.                                                                             | 11 The schematic of Low frequency PWMOUT                       | 7                                     |  |
|          | Fig. 12 MODE vs. PWMOUT                                                          |                                                                |                                       |  |
|          | Fig. 13 PWMOUT maximum duty cycle limitation                                     |                                                                |                                       |  |
|          | Fig. 14 The scheme of over voltage clamping<br>Fig. 15 Delay of CLAMP protection |                                                                |                                       |  |
|          |                                                                                  |                                                                |                                       |  |
|          | Fig. 16 BIT3193 NOUT output driving circuit                                      |                                                                |                                       |  |
|          | Fig.                                                                             | 17 IC_VDD power circuit                                        |                                       |  |
|          | Fig.                                                                             | 18 Feedback scheme                                             |                                       |  |
|          | Fig.                                                                             | 19 ISEN protection scheme                                      |                                       |  |
|          | Fig.                                                                             | 20 Clamp circuit scheme                                        | ····································· |  |
|          | ist of 1                                                                         | Tables                                                         | DCC CONTROLLED                        |  |
|          | Tab                                                                              | ole 1 BIT3193 initial state                                    |                                       |  |

#### **BIT3193 Application note**

# BIT3193

Edit by: Tim Yu & Bill Huang

#### Abstract

BiTEK new developed BIT3193 general purpose PWM controller with a kind of two output signals with 180 degree out of phase. A built-in low frequency PWM generator makes the design job easy especially when you need it in the application circuit. Latched-off functions, which are also built-in, make BIT3193 more reliable in system protection. A Built-in soft-start function simplifies the peripheral circuit design and reduces inrush current when the system is starting-up. The highly integrated design of BIT3193 get the both advantages of high performance and low price.

#### 1. Introduction

General purposed PWM controllers developed in many specified application like switching power supply design are popular especially when designed for various topologies. They can increase the efficiency more comparing to the traditional Fly-back converters and Forward converters.

For various topologies of converter design, the output voltage feeds a voltage signal into the input of an error amplifier for comparing to the reference voltage, and then the error amplifier delivers an error signal by a compensation circuit. This error signal is modulated as PWM signal by comparing with a triangular wave. There are some logic timing circuits to separate the phases of this PWM signal to have a dual-PWM-output to drive power switches of used power circuit. Beside the basic functions of feedback control in different converter design, some specific applications such as to use a DC/PWM transfer circuit without feedback are also popular. Such signal can be used as an indication signal or simple ON/OFF control to other systems.

To avoid inrush current when the switching power been turned on, normally it needs a soft-start circuit. The built-in soft-start function can reduce the number and rating of external components and increases the system reliability. This specific function latches the designed system that can also avoid the more serious problems. A Clamped circuit design provides a fast response loop to reduce the output voltage when there is a high output voltage occurred in the initial stage. The Low power consumption by adopting CMOS process for controller provides the system higher efficiency.

#### 2. BIT3193 functional description

Fig. 1 shows a block diagram of BIT3193. All of its detailed internal block diagrams show in following sections.



page 1 of 14

## **BIT3193**



www.DataSheet4U.com

#### 2.1. INN and CMP

The INN pin and the CMP pin are the input and output of the error amplifier in BIT3193, which is shown as Fig. 2. The PWM signal is generated when a triangular wave and a DC voltage feed into CMP\_PWM. The error amplifier has the job of compensation for the whole system in a close-loop design by accomplishing with a RC-network. The triangular wave is generated when a capacitor connected in CTOSC pin. About the basic operation of error amplifier, the INN pin is worked to receive the feedback signal then compare it with an internal 1.25V reference voltage in the error amplifier (ERR\_AMP). The error amplifier works as both a comparator and a compensator when a RC-network connected between its output pin and INN pin. The tolerance of 1.25V reference voltage in BIT3193 is designed as  $\pm 3\%$ .



page 2 of 14

A capacitor is connected in CTOSC pin, which can produce a triangular wave; the frequency of this wave is also called the oscillation frequency, shown as Fig. 3. Comparing with 0.5V and 2.25V, the two current sources charged and discharged then generate the necessary triangular wave. The relationship of frequency and capacitor value is shown as Fig. 4. In addition, BIT3193 is a two output signals with 180 degree out of phase and its triangular frequency is double of its output frequency.

www.DataSheet4U.com





BIT3193

#### Fig. 3 The schematic of ramp wave generator

Fig. 4 The relationship of CTOSC and frequency

The generated frequency can be referred as following equation:

$$\mathbf{F}_{\mathrm{HFPWM}} = \frac{K_{\mathrm{HF}}}{\mathbf{C}_{\mathrm{CTOSC}}}, \ \mathbf{K}_{\mathrm{HF}} = 8.2\mathrm{e} - 5$$

If the required frequency is 50kHz, the selected triangular wave frequency is 100kHz, therefore we can know:

$$100 \text{kHz} = \frac{8.2e - 5}{C_{\text{CTOSC}}}$$

And choose a 820pF capacitor and connect it to CTOSC pin.

In addition, considering about temperature factor and the tolerance of capacitor, to choose the NPO type with ±5% tolerance so as to meet the requirement,±8% design specification, because of the ±3% frequency tolerance of BIT3193. For a 50 KHz frequency design, the maximum tolerance of ±8% equals ±4KHz.

#### 2.3. LOAD Resistor vs. CTOSC Frequency

BIT3193 supports the higher start-up frequency when a resistor connected to its LOAD pin, shown as Fig 5. The function of LOAD pin is related to ISEN pin. When the voltage of ISEN pin is lower than 1.3V, the internal switch (connected to LOAD pin) is "closed" that makes BIT3193 generate a home back of the second state of the second voltage of ISEN pin is higher than 1.3V, the internal switch connected is "opened" that makes BIT3193 generate a Mav normal operation frequency. The relationship of LOAD resistor and CTOSC frequency deviation is shown as Fig. DCC CONTROLLED

6.

# BIT3193



#### Fig. 5 Connected a resistor in LOAD pin



# Fig. 6 LOAD resistor vs. CTOSC frequency deviation

The equation of deviation is shown as following equation:

$$\Delta \mathrm{Fn} = \frac{\Delta \mathrm{F100}_{\mathrm{KHz}} \times F_{n}}{100 \mathrm{KHz}}$$

When CTOSC is in 100KHz and the start-up frequency is 140KHz,  $\Delta$  Fn will be 40KHz and the resistor connected to LOAD will be 51K $\Omega$ .

#### 2.4. Timing diagram

The output PWM signal is accomplished by comparing the ramp wave and the output of error amplifier (CMP\_PWM OUT). The ramp wave is generated in CTOSC pin when a capacitor is connected here; its frequency is determined by the capacitor. The Delay elements and AND logics feed the PWM signal of CMP\_PWM into NOUT1 and NOU2. To avoid a short circuit happened between NOUT1 and NOUT2, the delay time is needed and must be enough.



#### 2.5. ISEN and Timer

The TIMER pin is charged by an internal current source when an external capacitor is connected to this pin. The timing chart is shown as Fig. 8. Firstly, the ON/OFF input voltage of BIT3193 is higher than 1V, the voltage of TIMER pin is lower than 0.5V and there is no signal input on ISEN pin, the period in above conditions is called "Turn on delay time". During the "Turn on delay time" there is no signal for NOUT output. Secondly, TIMER pin increases its charged voltage to make NOUT enable until it is in 2.5V. Thirdly, because there is no signal fed into ISEN, BIT3193 will count 32 cycles based on CTPWM cycle time then shut itself down when the voltage of TIMER pin is higher than 2.5V.

NOUT 2.5V 0.5V 0.30 Timer >ON/OFF 1V TSEN 7v Turn On Delay Time CTPWM 32cycle Latch Off Time Fig. 8 ISEN and TIMER

Fig. 9 is another condition when the voltage of TIMER pin is higher than 2.5V, NOUT has normal output and ISEN detects a signal, which is higher than 1.3V in its first state. The second state is that ISEN detects nothing and becomes low. This condition will not shut BI3193 down immediately because it assumes this condition maybe caused by noise, then the internal counter of BIT3193 begins to count 32 cycles. If the voltage of ISEN pin is still lower than 1.3V after 32 cycles then BIT3193 will shut itself down.



page 5 of 14

www.DataSheet4U.com





The realized circuit is shown as Fig. 10. The two comparators compare TIMER pin voltage and ISEN pin

Besides, BIT3193 offers ON/OFF pin to turn on/off itself when there is an input voltage higher than 1V, shown as Fig. 10. There is a built-in  $80K\Omega$  resistor connected to ground in ON/OFF pin and engineers need to pay

voltage to 2.5V and 1.3V respectively. After delayed 32 cycles, the Latch Circuit may decide to disable BIT3193.

attention more about the load effect of it. When IC supplied voltage is 5V and a 200K $\Omega$  resistor connects to ON/OFF pin, an about 1.42V voltage in this pin may turn on BIT3193. Such kind of turn-on/off circuit needs a paralleled capacitor connected here to avoid the noise interference in this pin. When start up BIT3193 by turning on its ON/OFF pin, all of IC's internal functions will be reset to ensure all the parameters in initial states. These initial states are built when the voltage of TIMER pin is between 0V and 0.3V.



Fig. 10 The schematic associated with TIMER and ISEN

#### 2.6. Low frequency PWMOUT

The realized circuit of low frequency PWMOUT with polarity selection is shown a fig. 31, 2005 maximum voltage and minimum voltage of triangular wave are 2.5V and 0.5V respectively. The frequency of triangular wave is controlled by the capacitor connected to CTPWM pin and the cuty DCC of PWMOUT R controlled by PWMDC voltage level. Finally, the signal voltage level of MODE controls the polarity of PWMOUT.

BITEK

碩颉科技

#### PWMDC MODE PWMOUT ISEN PWMOUT Output Control Circui Low Frequency PWM Generator 220 HZ 2.50 1V INN CTPW CMP 1.25V 2.25V \_ \_ 50KHZ 0.5V Fig. 11 The schematic of Low frequency PWMOUT

www.DataSheet4U.com

The PWMOUT pin generates a low frequency PWM signal when the level of ISEN is higher than 1.3V, shown as Fig. 12. The duty cycle of PWMOUT is proportional to PWMDC when MODE pin is connected to ground. In the other side, the duty cycle of PWMOUT is inverse proportional to PWMDC when MODE pin is connected to a logic high level (e. g. IC\_VDD). When a 0.022uF capacitor is selected to connect to CTPWM pin that can produce the frequency about 220Hz. To choose X7R type of capacitors can avoid frequency from drafted when environmental temperature is changed.



**BIT3193** 

# PWMDC C'TPWM ISEN 1.3V PWMCUT J J J J J J J

Fig. 13 PWMOUT maximum duty cycle limitation

#### 2.7. BIT3193 initial status

Shown in Table 1 are initial states of BIT3193 when it is powered on. During the initial state, there will be a 60uA current flows into INN pin, the error amplifier input in BIT3193, to make the output of error amplifier as the low level. Output pins of NOUT1 and NOUT2 are in the same level with ground and two frequency generators, high triangular wave and low frequency triangular wave, have normal oscillation signals.

| Pin Number | Pin Name | Status                                       |
|------------|----------|----------------------------------------------|
| 1          | INN      | Force to VDD (With ~<br>60uA current source) |
| 4          | стоѕс    | Normally run                                 |
| 8          | NOUT1    | Forced to GND                                |
| 9          | NOUT2    | Forced to GND                                |
| 11         | РѠМОИТ   | Floating                                     |
| 12         | СТРШМ    | Normally run                                 |

#### Table 1 BIT3193 initial state

#### 2.8. Over voltage clamping

The internal circuit of CLAMP pin in BIT3193 is designed by comparing with 2V, shown as Fig. 14. When a signal voltage higher than 2V which feeds to CLAMP pin then the internal switch will be turned on to let the 60uA current flow to INN pin to increase the potential level of INN pin and reduces the potential level of INN pi



**BIT3193** 



# BIT3193



page 9 of 14



w.DataSheet4U.com

#### 3. Referenced external circuit design

There will be some referenced external circuit designs for BIT3193 in following sections. They are recommended and matched to the characteristics of BIT3193.

The working voltage range of BIT3193 is 4.5V~8V and recommended operation voltage is 6.5V. When the input voltage is lowed than the UVLO voltage (3.8V) of BIT3193, it will be shut down. When input voltage of BIT3193 is higher than UVLO (4V) and the input of ON/OFF pin is higher than 1V, then BIT3193 will be turned on.

Fig. 17 is a fixed input voltage design, like a LDO, to supply stable voltage to BIT3193 when the system input voltage is fluctuant. This regulator circuit needs to be designed carefully to supply enough input voltage to BIT3193, also the power rating of R2 and D1 need to be considered when they operate at maximum input voltage. The capacitor C3 used in this voltage regulator should be large enough to avoid high voltage ripple occurred in BIT3193 VDD pin.



page 10 of 14

alternative current.



www.DataSheet4U.com

The load current can be learned as following equation:

$$I_{s} = \frac{V_{s}}{R9}$$
$$V_{s} = \left(\frac{1.25V + \frac{VD}{2}}{\sqrt{2}}\right) \times \pi$$

When R9 is 866  $\Omega$ , the lamp current is about 4.1mA

#### 3.2. ISEN protection circuit

ISEN pin is used as an alternative current detection circuit by connecting a resistor (R9) and a diode (D3), shown as Fig. 7. In this circuit, R8, R10 and C8 are a low-pass filter worked for filtering the ripple voltage of ISEN pin when there is a normal operation alternative current. When open-load is happened, ISEN pin voltage is lower than 1.3V, and TIMER pin is higher than 2.5V after CTPWM counts over 32 cycles, then BIT3193 assumes it is operated under open-load condition and shut down itself.



page 11 of 14

transformer output voltage is divided by capacitors C2 and C3 then feeds to CLAMP pin by a rectifier diode D2.



Fig. 20 Clamp circuit scheme

www.DataSheet4U.com

The clamped voltage is calculated by following equations.

$$VA_{(P-P)} = VC \times 2VD$$

$$V_{CLAMP(P-P)} = VA_{(P-P)} \times \frac{X_{C2} + X_{C3}}{X_{C2}}$$

制

BiTEK

颉科技

May 31, 2005

DCC CONTROLLED

碩