

12/5/2008

### Smart Green-Mode PWM Controller with Multiple Protections

#### **REV:04**

-Patent Pending

#### **General Description**

The LD7522 is a low startup current, current mode PWM controller with green-mode power-saving operation. The SOP-8/DIP-8 package integrated functions such as the leading- edge blanking of the current sensing, internal slope compensation, line compensation, and several protection features. The protection functions include cycle-by-cycle current limit, OVP, OTP, OLP, and brownout protection. It provides the users a high efficiency, low external component counts solution for AC/DC power applications.

Furthermore, to satisfy various protection requirements, both latch-mode protection and auto-recoverable protection can be easily achieved by configuring LD7522 on different operation modes.

The special green-mode control is not only to achieve the low power consumption but also to offer a non-audible-noise operation when the LD7522 is operating under light load or no load condition.

#### Features

- High-Voltage CMOS Process with Excellent ESD protection
- Very Low Startup Current (< 35μA)</li>
- Current Mode Control
- Non-audible-noise Green Mode Control
- UVLO (Under Voltage Lockout)
- LEB (Leading-Edge Blanking) on CS Pin
- Internal Slope Compensation
- Programmable Line Compensation
- OVP (Over Voltage Protection)
- OLP (Over Load Protection)
- OTP (Over Temperature Protection) through a NTC
- Brownout Protection
- Flexibility on Latch/Auto-Recoverable Protection Mode
- 500mA Driving Capability

### Applications

- Switching AC/DC Adaptor and Battery Charger
- Open Frame Switching Power Supply
- LCD Monitor/TV Power





### **Pin Configuration**

SOP-8 & DIP-8(TOP VIEW)



### **Ordering Information**

| Part number | Package |               | TOP MARK | Shipping          |
|-------------|---------|---------------|----------|-------------------|
| LD7522 PS   | SOP-8   | PB Free       | LD7522PS | 2500 /tape & reel |
| LD7522 GS   | SOP-8   | Green Package | LD7522GS | 2500 /tape & reel |
| LD7522 PN   | DIP-8   | DIP-8         | LD7522PN | 3600/tube /carton |

The LD7522 is ROHS Complaint/ Green Package.

### **Pin Descriptions**

|            | PIN             | NAME      | FUNCTION                                                                                                                                                                                                                                                                          |
|------------|-----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | 1               | BNO       | Brownout Protection Pin. Connect a resistor divider from this pin to bulk capacitor voltage to set the brownout level and line compensation. When the voltage of this pin is lower than a threshold voltage, the PWM output will be off.                                          |
|            | 2               | COMP      | Voltage feedback pin (same as the COMP pin in UC384X). Connecting a photo-coupler closes the control loop and achieves the regulation.                                                                                                                                            |
|            | 3               | (-) LATCH | Pulling this pin to lower than 2.5V will shutdown the controller to the latch mode<br>until the AC power-on recycling. Connecting a NTC from this pin to ground will<br>achieve the OTP protection function. Keep this pin floating to disable the latch<br>protection.           |
|            | 4               | CS        | Current sense pin, for sensing the MOSFET current                                                                                                                                                                                                                                 |
|            | 5               | GND       | Ground                                                                                                                                                                                                                                                                            |
|            | 6               | OUT       | Gate drive output to drive the external MOSFET                                                                                                                                                                                                                                    |
|            | 7               | VCC       | Supply voltage pin                                                                                                                                                                                                                                                                |
| www.DataSl | neet4U.com<br>8 | OVP       | This pin is high-active to provide the OVP function. Connecting a zener or a resistor voltage divider to Vcc will set the OVP level. Whenever the voltage is higher than 2.5V, the OVP is triggered and the gate drive will be off. Grounding this pin disables the OVP function. |

2







### **Absolute Maximum Ratings**

| Supply Voltage VCC                                       | 30V            |
|----------------------------------------------------------|----------------|
| COMP, CS, (-) LATCH                                      | -0.3 ~7V       |
| OVP, BNO                                                 | -0.3 ~5V       |
| Junction Temperature                                     | 150°C          |
| Operating Ambient Temperature                            | -40°C to 85°C  |
| Storage Temperature Range                                | -65°C to 150°C |
| Package Thermal Resistance (SOP-8)                       | 160°C/W        |
| Package Thermal Resistance (DIP-8)                       | 100°C/W        |
| Power Dissipation (SOP-8, at Ambient Temperature = 85°C) | 400mW          |
| Power Dissipation (DIP-8, at Ambient Temperature = 85°C) | 650mW          |
| Lead temperature (Soldering, 10sec)                      | 260°C          |
| ESD Voltage Protection, Human Body Model                 | 3KV            |
| ESD Voltage Protection, Machine Model                    | 200V           |
| Gate Output Current                                      | 500mA          |
|                                                          |                |

#### Caution:

Stresses beyond the ratings specified in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

4



### **Electrical Characteristics**

 $(T_A = +25^{\circ}C \text{ unless otherwise stated}, V_{CC}=15.0V)$ 

| PARAMETER                                   | CONDITIONS                    | MIN   | TYP   | MAX   | UNIT |
|---------------------------------------------|-------------------------------|-------|-------|-------|------|
| Supply Voltage (VCC Pin)                    |                               |       |       |       |      |
| Startup Current                             |                               |       | 20    | 35    | μA   |
|                                             | V <sub>COMP</sub> =0V         |       | 3.5   | 5.0   | mA   |
| Operating Current                           | V <sub>COMP</sub> =3V         |       | 3.0   |       | mA   |
| (with 1nF load on OUT pin)                  | Protection Mode (note 1)      |       | 0.7   |       | mA   |
| UVLO (off)                                  |                               | 9.0   | 10.0  | 11.0  | V    |
| UVLO (on)                                   |                               | 15.0  | 16.0  | 17.0  | V    |
| Voltage Feedback (Comp Pin)                 |                               |       |       |       |      |
| Short Circuit Current                       | V <sub>COMP</sub> =0V         |       | 2.5   | 4.0   | m/   |
| Green Mode Threshold VCOMP                  |                               |       | 2.35  |       | V    |
| Current Sensing (CS Pin)                    |                               |       |       |       |      |
|                                             | V <sub>BNO</sub> =0V (note 2) | 0.800 | 0.850 | 0.900 | V    |
| Maximum Input Voltage, V <sub>CS(OFF)</sub> | V <sub>BNO</sub> =1.30V       | 0.748 | 0.798 | 0.848 | V    |
|                                             | V <sub>BNO</sub> =3.75V       | 0.650 | 0.700 | 0.750 | V    |
| Leading Edge Blanking Time                  |                               |       | 350   |       | nS   |
| Input impedance                             |                               | 1     |       |       | M    |
| Delay to Output                             |                               |       | 150   |       | nS   |
| Gate Drive Output (OUT Pin)                 |                               |       |       |       |      |
| Output Low Level                            | V <sub>CC</sub> =15V, lo=20mA |       |       | 1.0   | V    |
| Output High Level                           | V <sub>CC</sub> =15V, lo=20mA | 9.0   |       |       | V    |
| Rising Time                                 | Load Capacitance=1000pF       |       | 50    | 160   | nS   |
| Falling Time                                | Load Capacitance=1000pF       |       | 30    | 60    | nS   |
| Oscillator                                  |                               |       |       |       |      |
| Frequency                                   |                               | 60    | 65    | 70    | K⊦   |
| Green Mode Frequency                        |                               |       | 20    |       | K⊦   |
| Frequency Temp. Stability                   | (-40°C –85°C)                 |       |       | 3     | %    |
| Frequency Voltage Stability                 | (VCC=12V-30V)                 |       |       | 1     | %    |
| Latch Protection ((-)LATCH Pin)             |                               |       |       |       |      |
| (-)LATCH Pin Source Current                 |                               | 92    | 100   | 108   | μA   |
| Turn-On Trip Level                          |                               | 3.3   | 3.50  | 3.7   | V    |
| Turn-Off Trip Level                         |                               | 2.40  | 2.50  | 2.60  | V    |
| (-)LATCH pin de-bounce time                 |                               | 100   |       |       | μ    |
| De-latch Vcc Level                          | (PDR, Power Down Reset)       | 6.8   | 8.0   | 8.7   | V    |

5

Note 1: When OVP, OLP, or Latch Protection is tripped.

Note 2: Guaranteed by design because Vcs(off) can't be measured when  $V_{BNO}=0V$ .



### **Electrical Characteristics (Continued)**

 $(T_A = +25^{\circ}C \text{ unless otherwise stated}, V_{CC}=15.0V)$ 

| PARAMETER                                         | CONDITIONS              | MIN  | TYP  | МАХ  | UNITS |
|---------------------------------------------------|-------------------------|------|------|------|-------|
| Brownout Protection & Line Compensation (BNO Pin) |                         |      |      |      |       |
| Brownout Turn-On Trip Level                       |                         | 1.20 | 1.25 | 1.30 | V     |
| Brownout Turn-Off Trip Level                      |                         | 1.05 | 1.10 | 1.15 | V     |
| Saturation Voltage                                | Ι <sub>ΒΝΟ</sub> =1.5μΑ |      | 5.0  |      | V     |
| Line Compensation Ratio                           |                         |      | 0.04 |      | V/V   |
| Over Voltage Protection (OVP Pin)                 |                         |      |      |      |       |
| OVP Trip Level                                    |                         | 2.35 | 2.50 | 2.65 | V     |
| OVP de-bounce time                                |                         | 100  |      |      | μS    |
| Saturation Voltage                                | Ι <sub>ΒΝΟ</sub> =1.5μΑ |      | 5.0  |      | V     |
| OLP (Over Load Protection)                        |                         |      |      |      |       |
| OLP Trip Level                                    | V <sub>COMP(OLP)</sub>  |      | 5.0  |      | V     |
| OLP Delay Time                                    | V <sub>COMP</sub> >5.2V |      | 30   |      | mS    |

6





Leadtrend Technology Corporation www.leadtrend.com.tw LD7522-DS-04 December 2008











#### **Application Information**

#### **Operation Overview**

As long as the green power requirement becomes a trend and the power saving is getting more and more important for the switching power supplies and switching adapters, the traditional PWM controllers are not able to support such new requirements. Furthermore, the cost and size limitation force the PWM controllers need to be powerful to integrate more functions for reducing the external part counts. The LD7522 is targeted on such application to provide an easy and cost effective solution; its detailed features are described as below:

#### Under Voltage Lockout (UVLO)

An UVLO comparator is implemented in it to detect the voltage on the VCC pin. It would assure the supply voltage enough to turn on the LD7522 PWM controller and further to drive the power MOSFET. As shown in Fig. 19, a hysteresis is built in to prevent the shutdown due to the voltage dip during startup. The turn-on and turn-off threshold level are set at 16V and 10.0V, respectively.





#### Startup Current and Startup Circuit

The typical startup circuit for the LD7522 is shown in Fig. 20. During the startup transient, the Vcc is lower than the UVLO threshold thus there is no gate pulse produced from LD7522 to drive power MOSFET. Therefore, the current through R1 will provide the startup current and to charge the capacitor C1. Whenever the Vcc voltage is high enough to turn on the LD7522 and further to deliver the gate drive signal, the supply current is provided from the auxiliary winding of the transformer. Lower startup current requirement on the PWM controller will help to increase the value of R1 and then reduce the power consumption on R1. By using CMOS process and the special circuit design, the maximum startup current of LD7522 is only 35µA.

If a higher resistance value of the R1 is chosen, it usually takes more time to start up. Careful value selection of R1 and C1 will optimize the power consumption and startup time.



#### **Output Stage and Maximum Duty-Cycle**

An output stage of a CMOS buffer, with typical 500mA driving capability, is incorporated to drive a power MOSFET directly. And the maximum duty-cycle of LD7522 is limited to 75% to avoid the transformer saturation.

#### **Oscillator and Switching Frequency**

10

The switching frequency of LD7522 is fixed at 65KHz internally to provide the optimized operations by considering



the EMI performance, thermal treatment, component sizes and transformer design.

#### Voltage Feedback Loop

The voltage feedback signal is provided from the TL431 in the secondary side through the photo-coupler to the COMP pin of LD7522. The input stage of LD7522, like the UC384X, has 2 diodes voltage offset before feeding into the voltage divider with 1/3 ratio, that is,

 $V_{+}(PWM_{COMPARATOR}) = \frac{1}{3} \times (V_{COMP} - 2V_{F})$ 

A pulling-high resistor is embedded internally to eliminate the requirement of another resistor in the external circuit.

#### **Dual-Oscillator Green-Mode Operation**

There are many different topologies implemented in different chips for the green-mode or power saving requirements, such as "burst-mode control", "skipping-cycle mode", "variable off-time control "...etc. The basic operation theory of all these approaches intends to reduce the switching cycles under light-load or no-load condition either by skipping some switching pulses or reduce the switching frequency.

By using this dual-oscillator control, the green-mode frequency can be well controlled and further to avoid the generation of audible noise.

#### Internal Slope Compensation

A fundamental issue of current mode control is the stability problem when its duty-cycle is higher than 50%. To stabilize the control loop, slope compensation is needed in the traditional UC384X design by injecting the ramp signal from the RT/CT pin through a coupling capacitor. In the LD7522, the internal slope compensation circuit has been internally implemented to simplify the external circuit design.

#### Current Sensing, Leading-edge Blanking

The typical current mode PWM controller feeds back both current signal and voltage signal to close the control loop

and achieve regulation. The LD7522 detects the primary MOSFET current from the CS pin, which is not only for the peak current mode control but also for the pulse-by-pulse current limit. The maximum voltage threshold of the current sensing pin is set as 0.85V. Thus the MOSFET peak current can be calculated as:

$$I_{PEAK(MAX)} = \frac{(0.85 - V_{LINE} COMPENSATION)}{R_{S}}$$

A 350nS leading-edge blanking (LEB) time is included in the input of CS pin to prevent the false-trigger due to the current spike. However, the total pulse width of the turn-on spike is decided by the output power, circuit design and PCB layout. It is strongly recommended to adopt a smaller R-C filter (as shown in figure 21) to avoid the CS pin being damaged by the negative turn-on spike.



#### **Brownout Protection & Line Compensation**

BNO pin plays 2 different roles in LD7522. The major function is to set the brownout protection point, and at the same time, the second function provides the line compensation function like in LD7520.

11

### LD7522



Since the voltage on the BNO pin is proportional to the bulk capacitor voltage, representing the line voltage. A brownout comparator is implemented to detect the abnormal line condition and, upon detection it shuts down the controller to prevent damage. Figure 22 shows the operation. When  $V_{BNO}$  is lower than 1.25V, the gate output will be kept off even if the Vcc already achieves UVLO(on), therefore the Vcc will be hiccup between UVLO(on) and UVLO(off). Only if the line voltage is so high that  $V_{BNO}$  is higher than 1.25V, the gate output will start switching when the next UVLO(on) is tripped. A hysteresis is implemented to prevent the false trigger during turn-on and turn-off.

On the other hand, LD7522 detects the voltage on the BNO pin to feed the line compensation signal on the current sense circuit. Figure 23 shows the circuit. Thanks to this implementation, the OCP levels of high-line and low-line can be achieved at very close points.

The voltage gain from the BNO voltage to line compensation is 0.04 (V/V). The relationship between BNO pin voltage and the line compensation is illustrated in figure 24.

In order to protect BNO pin from being damaged during the dividing resistors floating, an internal zener diode is implemented in BNO pin. Fig. 15 shows the sinking capability of the zener diode. To protect BNO pin, the current flowing in BNO pin must be below  $1.5\mu$ A, as shown in Fig. 15.



www.DataSheet4U.com

12

## LD7522





#### **Over Load Protection (OLP)**

To protect the circuit from the damage during over load condition or short condition, a smart OLP function is implemented in the LD7522. Figure 25 shows the waveforms of the OLP operation. Under such fault condition, the feedback system will force the voltage loop toward saturation and thus pull the voltage on COMP pin (VCOMP) to high. Whenever the VCOMP trips the OLP threshold, 5.0V, and keeps for more than 30mS, the protection is activated to turn off the gate output and stop the switching of power circuit. The 30mS delay time is to prevent the false trigger during the power-on and turn-off transient.



### Leadtrend Technology Corporation www.leadtrend.com.tw LD7522-DS-04 December 2008

#### Fig. 25

By using such protection mechanism, the average input power can be reduced to a very low level so that the component temperature and stress can be controlled within a safe operating area.

#### **Over Voltage Protection (OVP)**

The Vgs ratings of the nowadays power MOSFETs most have the maximum of 30V. To prevent the component damage in a fault condition, the LD7522 is implemented the with the protection through the OVP pin. Figure 26 and figure 27 show 2 different configurations to program the OVP setting point --- zener detection and voltage divider. Figure 26 shows zero bias current under normal operation so that it will not affect the startup timing. But the tolerance of OVP trip point will be higher due to the breakdown voltage variation of a discrete zener diode.

On the other hand, the circuit of figure 27 will get the benefits on the cost and that the OVP accuracy, but R1 and R2 must be of high resistance to avoid affecting the startup time due to the load effect.

As shown in figure 28, whenever the voltage on the OVP pin is higher than the threshold voltage 2.5V, the output gate drive circuit will be shutdown simultaneously, stopping the switching of the power MOSFET. Whenever the voltage on the OVP pin gets back to lower than 2.5V, the output is automatically returned to the normal operation on the next UVLO(on) level.







(-)LATCH Pin and Over Temperature Protection (OTP) --- Latched Mode Protection Under some abnormal conditions, the ambient temperature may be increased significantly, causing some damage on the components or, in a worsen scenario, endangering the users. Thus, the OTP is required. The OTP circuit is DataSheet 11 com implemented by sensing a hot-spot of power circuit like a power MOSFET or an output rectifier. It can be easily achieved by connecting a NTC on the (-)LATCH pin of a

14

LD7522. When the device temperature or ambient temperature rises, the resistance of NTC decreases so that the voltage on the (-)LATCH pin will be  $V_{(-)LATCH} = 100 \mu A \times R_{NTC}$ 



When the  $V_{(\cdot)LATCH}$  is lower than the threshold voltage (typical 2.5V), LD7522 will shutdown the gate output and then latch off the power supply. For the LD7522, the controller will be kept latched until the Vcc drops lower than 8V (power down reset) and the fault condition is removed. That means the gate output may still be kept off even the abnormal condition is released. The only way to successfully re-start the circuit needs to meet 2 conditions. One is to cool down the circuit and thus NTC resistance is increased then  $V_{(\cdot)LATCH}$  increases over 3.5V. Another condition is to remove the AC power cord and begin another AC power-on recycling. The detailed operation is depicted as figure 29.



#### www.DataSheet4U.com

15

#### **Summary of Protections**

There are several ways to control the on/off of the LD7522. The details are listed as the table below.

|          | Turn Off     | Operation                    |
|----------|--------------|------------------------------|
| COMP     | Comp Pin <   | Cycle by Cycle Mode          |
| COIVIP   | 1.4V         | Non-latch                    |
|          | Comp Pin >   |                              |
| OLP      | 5.0V         |                              |
|          | OVP Pin >    | Hiccup Mode                  |
| OVP      | 2.5 V        | Non-latch                    |
|          | BNO Pin <    | Re-start after next UVLO(on) |
| Brownout | 1.25V with   |                              |
|          | Hysteresis   |                              |
| OTP      | (-)LATCH Pin | Latch Mode                   |
| UIP      | < 2.5V       |                              |

Table 1



### Package Information

SOP-8



| 0. multiple | Dimensions i | n Millimeters | Dimensions in Inch |       |  |
|-------------|--------------|---------------|--------------------|-------|--|
| Symbols     | MIN          | MAX           | MIN                | МАХ   |  |
| A           | 4.801        | 5.004         | 0.189              | 0.197 |  |
| В           | 3.810        | 3.988         | 0.150              | 0.157 |  |
| С           | 1.346        | 1.753         | 0.053              | 0.069 |  |
| D           | 0.330        | 0.508         | 0.013              | 0.020 |  |
| F           | 1.194        | 1.346         | 0.047              | 0.053 |  |
| н           | 0.178        | 0.229         | 0.007              | 0.009 |  |
| I           | 0.102        | 0.254         | 0.004              | 0.010 |  |
| J           | 5.791        | 6.198         | 0.228              | 0.244 |  |
| М           | 0.406        | 1.270         | 0.016              | 0.050 |  |
| θ           | 0°           | 8°            | 0°                 | 8°    |  |

16



# Package Information DIP-8





#### **Important Notice**

Leadtrend Technology Corp. reserves the right to make changes or corrections to its products at any time without notice. Customers should <u>DataSheet4U.com</u> verify the datasheets are current and complete before placing order.

17



### **Revision History**

| Rev. | Date      | Change Notice                                                                         |
|------|-----------|---------------------------------------------------------------------------------------|
| 00   | 4/4/06    | Original Specification.                                                               |
| 01   | 8/31/06   | Revision: Latch protection turn-on trip level, OVP trip level, and De-latch Vcc level |
|      |           | Add: Application circuit & BOM list                                                   |
| 02   | 12/8/2006 | Revision: Block Diagram                                                               |
| 03   | 1/16/2008 | Green Package Option                                                                  |
| 04   | 12/5/2008 | Additional remark for BNO pin.                                                        |

18